Brick Groove Machine 0.9.3
Firmware embarqué pour contrôleur/synthé Brick
 
Chargement...
Recherche...
Aucune correspondance
mcuconf.h
Aller à la documentation de ce fichier.
1/*
2 ChibiOS - Copyright (C) 2006..2020 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15*/
16
17#ifndef MCUCONF_H
18#define MCUCONF_H
19
20/*
21 * STM32F4xx drivers configuration.
22 * The following settings override the default settings present in
23 * the various device driver implementation headers.
24 * Note that the settings for each driver only have effect if the whole
25 * driver is enabled in halconf.h.
26 *
27 * IRQ priorities:
28 * 15...0 Lowest...Highest.
29 *
30 * DMA priorities:
31 * 0...3 Lowest...Highest.
32 */
33
34#define STM32F4xx_MCUCONF
35#define STM32F427_MCUCONF
36#define STM32F429_MCUCONF
37#define STM32F437_MCUCONF
38#define STM32F439_MCUCONF
39
40/*
41 * HAL driver system settings.
42 */
43#define STM32_NO_INIT FALSE
44#define STM32_PVD_ENABLE FALSE
45#define STM32_PLS STM32_PLS_LEV0
46#define STM32_BKPRAM_ENABLE FALSE
47#define STM32_HSI_ENABLED TRUE
48#define STM32_LSI_ENABLED TRUE
49#define STM32_HSE_ENABLED TRUE
50#define STM32_LSE_ENABLED FALSE
51#define STM32_CLOCK48_REQUIRED TRUE
52#define STM32_SW STM32_SW_PLL
53#define STM32_PLLSRC STM32_PLLSRC_HSE
54#define STM32_PLLM_VALUE 8
55#define STM32_PLLN_VALUE 336
56#define STM32_PLLP_VALUE 2
57#define STM32_PLLQ_VALUE 7
58#define STM32_HPRE STM32_HPRE_DIV1
59#define STM32_PPRE1 STM32_PPRE1_DIV4
60#define STM32_PPRE2 STM32_PPRE2_DIV2
61#define STM32_RTCSEL STM32_RTCSEL_LSI
62#define STM32_RTCPRE_VALUE 8
63#define STM32_MCO1SEL STM32_MCO1SEL_HSI
64#define STM32_MCO1PRE STM32_MCO1PRE_DIV1
65#define STM32_MCO2SEL STM32_MCO2SEL_SYSCLK
66#define STM32_MCO2PRE STM32_MCO2PRE_DIV5
67#define STM32_I2SSRC STM32_I2SSRC_CKIN
68#define STM32_PLLI2SN_VALUE 192
69#define STM32_PLLI2SR_VALUE 5
70
71/*
72 * IRQ system settings.
73 */
74#define STM32_IRQ_EXTI0_PRIORITY 6
75#define STM32_IRQ_EXTI1_PRIORITY 6
76#define STM32_IRQ_EXTI2_PRIORITY 6
77#define STM32_IRQ_EXTI3_PRIORITY 6
78#define STM32_IRQ_EXTI4_PRIORITY 6
79#define STM32_IRQ_EXTI5_9_PRIORITY 6
80#define STM32_IRQ_EXTI10_15_PRIORITY 6
81#define STM32_IRQ_EXTI16_PRIORITY 6
82#define STM32_IRQ_EXTI17_PRIORITY 15
83#define STM32_IRQ_EXTI18_PRIORITY 6
84#define STM32_IRQ_EXTI19_PRIORITY 6
85#define STM32_IRQ_EXTI20_PRIORITY 6
86#define STM32_IRQ_EXTI21_PRIORITY 15
87#define STM32_IRQ_EXTI22_PRIORITY 15
88
89#define STM32_IRQ_TIM1_BRK_TIM9_PRIORITY 7
90#define STM32_IRQ_TIM1_UP_TIM10_PRIORITY 7
91#define STM32_IRQ_TIM1_TRGCO_TIM11_PRIORITY 7
92#define STM32_IRQ_TIM1_CC_PRIORITY 7
93#define STM32_IRQ_TIM2_PRIORITY 7
94#define STM32_IRQ_TIM3_PRIORITY 7
95#define STM32_IRQ_TIM4_PRIORITY 7
96#define STM32_IRQ_TIM5_PRIORITY 7
97#define STM32_IRQ_TIM6_PRIORITY 7
98#define STM32_IRQ_TIM7_PRIORITY 7
99#define STM32_IRQ_TIM8_BRK_TIM12_PRIORITY 7
100#define STM32_IRQ_TIM8_UP_TIM13_PRIORITY 7
101#define STM32_IRQ_TIM8_TRGCO_TIM14_PRIORITY 7
102#define STM32_IRQ_TIM8_CC_PRIORITY 7
103
104#define STM32_IRQ_USART1_PRIORITY 12
105#define STM32_IRQ_USART2_PRIORITY 12
106#define STM32_IRQ_USART3_PRIORITY 12
107#define STM32_IRQ_UART4_PRIORITY 12
108#define STM32_IRQ_UART5_PRIORITY 12
109#define STM32_IRQ_USART6_PRIORITY 12
110#define STM32_IRQ_UART7_PRIORITY 12
111#define STM32_IRQ_UART8_PRIORITY 12
112
113/*
114 * ADC driver system settings.
115 */
116#define STM32_ADC_ADCPRE ADC_CCR_ADCPRE_DIV4
117#define STM32_ADC_USE_ADC1 TRUE
118#define STM32_ADC_USE_ADC2 FALSE
119#define STM32_ADC_USE_ADC3 FALSE
120#define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
121#define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
122#define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
123#define STM32_ADC_ADC1_DMA_PRIORITY 2
124#define STM32_ADC_ADC2_DMA_PRIORITY 2
125#define STM32_ADC_ADC3_DMA_PRIORITY 2
126#define STM32_ADC_IRQ_PRIORITY 6
127#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 6
128#define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 6
129#define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 6
130
131/*
132 * CAN driver system settings.
133 */
134#define STM32_CAN_USE_CAN1 FALSE
135#define STM32_CAN_USE_CAN2 FALSE
136#define STM32_CAN_CAN1_IRQ_PRIORITY 11
137#define STM32_CAN_CAN2_IRQ_PRIORITY 11
138
139/*
140 * DAC driver system settings.
141 */
142#define STM32_DAC_DUAL_MODE FALSE
143#define STM32_DAC_USE_DAC1_CH1 FALSE
144#define STM32_DAC_USE_DAC1_CH2 FALSE
145#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
146#define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
147#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
148#define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
149#define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
150#define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
151
152/*
153 * GPT driver system settings.
154 */
155#define STM32_GPT_USE_TIM1 FALSE
156#define STM32_GPT_USE_TIM2 FALSE
157#define STM32_GPT_USE_TIM3 TRUE
158#define STM32_GPT_USE_TIM4 TRUE
159#define STM32_GPT_USE_TIM5 FALSE
160#define STM32_GPT_USE_TIM6 FALSE
161#define STM32_GPT_USE_TIM7 FALSE
162#define STM32_GPT_USE_TIM8 FALSE
163#define STM32_GPT_USE_TIM9 FALSE
164#define STM32_GPT_USE_TIM10 FALSE
165#define STM32_GPT_USE_TIM11 FALSE
166#define STM32_GPT_USE_TIM12 FALSE
167#define STM32_GPT_USE_TIM13 FALSE
168#define STM32_GPT_USE_TIM14 FALSE
169
170/*
171 * I2C driver system settings.
172 */
173#define STM32_I2C_USE_I2C1 FALSE
174#define STM32_I2C_USE_I2C2 FALSE
175#define STM32_I2C_USE_I2C3 FALSE
176#define STM32_I2C_BUSY_TIMEOUT 50
177#define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
178#define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
179#define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
180#define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
181#define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
182#define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
183#define STM32_I2C_I2C1_IRQ_PRIORITY 5
184#define STM32_I2C_I2C2_IRQ_PRIORITY 5
185#define STM32_I2C_I2C3_IRQ_PRIORITY 5
186#define STM32_I2C_I2C1_DMA_PRIORITY 3
187#define STM32_I2C_I2C2_DMA_PRIORITY 3
188#define STM32_I2C_I2C3_DMA_PRIORITY 3
189#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
190
191/*
192 * I2S driver system settings.
193 */
194#define STM32_I2S_USE_SPI2 FALSE
195#define STM32_I2S_USE_SPI3 FALSE
196#define STM32_I2S_SPI2_IRQ_PRIORITY 10
197#define STM32_I2S_SPI3_IRQ_PRIORITY 10
198#define STM32_I2S_SPI2_DMA_PRIORITY 1
199#define STM32_I2S_SPI3_DMA_PRIORITY 1
200#define STM32_I2S_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
201#define STM32_I2S_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
202#define STM32_I2S_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
203#define STM32_I2S_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
204#define STM32_I2S_DMA_ERROR_HOOK(i2sp) osalSysHalt("DMA failure")
205
206/*
207 * ICU driver system settings.
208 */
209#define STM32_ICU_USE_TIM1 FALSE
210#define STM32_ICU_USE_TIM2 FALSE
211#define STM32_ICU_USE_TIM3 FALSE
212#define STM32_ICU_USE_TIM4 FALSE
213#define STM32_ICU_USE_TIM5 FALSE
214#define STM32_ICU_USE_TIM8 FALSE
215#define STM32_ICU_USE_TIM9 FALSE
216#define STM32_ICU_USE_TIM10 FALSE
217#define STM32_ICU_USE_TIM11 FALSE
218#define STM32_ICU_USE_TIM12 FALSE
219#define STM32_ICU_USE_TIM13 FALSE
220#define STM32_ICU_USE_TIM14 FALSE
221
222/*
223 * MAC driver system settings.
224 */
225#define STM32_MAC_TRANSMIT_BUFFERS 2
226#define STM32_MAC_RECEIVE_BUFFERS 4
227#define STM32_MAC_BUFFERS_SIZE 1522
228#define STM32_MAC_PHY_TIMEOUT 100
229#define STM32_MAC_ETH1_CHANGE_PHY_STATE TRUE
230#define STM32_MAC_ETH1_IRQ_PRIORITY 13
231#define STM32_MAC_IP_CHECKSUM_OFFLOAD 0
232
233/*
234 * PWM driver system settings.
235 */
236#define STM32_PWM_USE_TIM1 FALSE
237#define STM32_PWM_USE_TIM2 FALSE
238#define STM32_PWM_USE_TIM3 FALSE
239#define STM32_PWM_USE_TIM4 FALSE
240#define STM32_PWM_USE_TIM5 FALSE
241#define STM32_PWM_USE_TIM8 FALSE
242#define STM32_PWM_USE_TIM9 FALSE
243#define STM32_PWM_USE_TIM10 FALSE
244#define STM32_PWM_USE_TIM11 FALSE
245#define STM32_PWM_USE_TIM12 FALSE
246#define STM32_PWM_USE_TIM13 FALSE
247#define STM32_PWM_USE_TIM14 FALSE
248
249/*
250 * RTC driver system settings.
251 */
252#define STM32_RTC_PRESA_VALUE 32
253#define STM32_RTC_PRESS_VALUE 1024
254#define STM32_RTC_CR_INIT 0
255#define STM32_RTC_TAMPCR_INIT 0
256
257/*
258 * SDC driver system settings.
259 */
260#define STM32_SDC_SDIO_DMA_PRIORITY 3
261#define STM32_SDC_SDIO_IRQ_PRIORITY 9
262#define STM32_SDC_WRITE_TIMEOUT_MS 1000
263#define STM32_SDC_READ_TIMEOUT_MS 1000
264#define STM32_SDC_CLOCK_ACTIVATION_DELAY 10
265#define STM32_SDC_SDIO_UNALIGNED_SUPPORT TRUE
266#define STM32_SDC_SDIO_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
267
268/*
269 * SERIAL driver system settings.
270 */
271#define STM32_SERIAL_USE_USART1 TRUE
272#define STM32_SERIAL_USE_USART2 TRUE
273#define STM32_SERIAL_USE_USART3 TRUE
274#define STM32_SERIAL_USE_UART4 TRUE
275#define STM32_SERIAL_USE_UART5 FALSE
276#define STM32_SERIAL_USE_USART6 FALSE
277
278/*
279 * SPI driver system settings.
280 */
281#define STM32_SPI_USE_SPI1 TRUE
282#define STM32_SPI_USE_SPI2 FALSE
283#define STM32_SPI_USE_SPI3 TRUE
284#define STM32_SPI_USE_SPI4 FALSE
285#define STM32_SPI_USE_SPI5 FALSE
286#define STM32_SPI_USE_SPI6 FALSE
287#define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
288#define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
289#define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
290#define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
291#define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
292#define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
293#define STM32_SPI_SPI4_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
294#define STM32_SPI_SPI4_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
295#define STM32_SPI_SPI5_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
296#define STM32_SPI_SPI5_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
297#define STM32_SPI_SPI6_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 6)
298#define STM32_SPI_SPI6_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
299#define STM32_SPI_SPI1_DMA_PRIORITY 1
300#define STM32_SPI_SPI2_DMA_PRIORITY 1
301#define STM32_SPI_SPI3_DMA_PRIORITY 1
302#define STM32_SPI_SPI4_DMA_PRIORITY 1
303#define STM32_SPI_SPI5_DMA_PRIORITY 1
304#define STM32_SPI_SPI6_DMA_PRIORITY 1
305#define STM32_SPI_SPI1_IRQ_PRIORITY 10
306#define STM32_SPI_SPI2_IRQ_PRIORITY 10
307#define STM32_SPI_SPI3_IRQ_PRIORITY 10
308#define STM32_SPI_SPI4_IRQ_PRIORITY 10
309#define STM32_SPI_SPI5_IRQ_PRIORITY 10
310#define STM32_SPI_SPI6_IRQ_PRIORITY 10
311#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
312
313/*
314 * ST driver system settings.
315 */
316#define STM32_ST_IRQ_PRIORITY 8
317#define STM32_ST_USE_TIMER 5
318
319/*
320 * UART driver system settings.
321 */
322#define STM32_UART_USE_USART1 FALSE
323#define STM32_UART_USE_USART2 FALSE
324#define STM32_UART_USE_USART3 FALSE
325#define STM32_UART_USE_UART4 FALSE
326#define STM32_UART_USE_UART5 FALSE
327#define STM32_UART_USE_USART6 FALSE
328#define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
329#define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
330#define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
331#define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
332#define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
333#define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
334#define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
335#define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
336#define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
337#define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
338#define STM32_UART_USART6_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
339#define STM32_UART_USART6_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
340#define STM32_UART_USART1_DMA_PRIORITY 0
341#define STM32_UART_USART2_DMA_PRIORITY 0
342#define STM32_UART_USART3_DMA_PRIORITY 0
343#define STM32_UART_UART4_DMA_PRIORITY 0
344#define STM32_UART_UART5_DMA_PRIORITY 0
345#define STM32_UART_USART6_DMA_PRIORITY 0
346#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
347
348/*
349 * USB driver system settings.
350 */
351#define STM32_USB_USE_OTG1 TRUE
352#define STM32_USB_USE_OTG2 FALSE
353#define STM32_USB_OTG1_IRQ_PRIORITY 11
354#define STM32_USB_OTG2_IRQ_PRIORITY 14
355#define STM32_USB_OTG1_RX_FIFO_SIZE 512
356#define STM32_USB_OTG2_RX_FIFO_SIZE 1024
357#define STM32_USB_HOST_WAKEUP_DURATION 2
358#define STM32_OTG1_VBUS_SENSING FALSE
359
360/*
361 * WDG driver system settings.
362 */
363#define STM32_WDG_USE_IWDG FALSE
364
365#endif /* MCUCONF_H */